Document detail
ID

oai:arXiv.org:2407.20628

Topic
Computer Science - Hardware Archit...
Author
Dhakad, Narendra Singh Vishvakarma, Santosh Kumar
Category

Computer Science

Year

2024

listing date

11/13/2024

Keywords
memory proposed multi-port
Metrics

Abstract

Memory management is necessary with the increasing number of multi-connected AI devices and data bandwidth issues.

For this purpose, high-speed multi-port memory is used.

The traditional multi-port memory solutions are hard-bounded to a fixed number of ports for read or write operations.

In this work, we proposed a pseudo-quad-port memory architecture.

Here, ports can be configured (1-port, 2-port, 3-port, 4-port) for all possible combinations of read/write operations for the 6T static random access memory (SRAM) memory array, which improves the speed and reduces the bandwidth for data transfer.

The proposed architecture improves the bandwidth of data transfer by 4x.

The proposed solution provides 1.3x and 2x area efficiency as compared to dual-port 8T and quad-port 12T SRAM.

All the design and performance analyses are done using 65nm CMOS technology.

;Comment: in IEEE Embedded Systems Letters

Dhakad, Narendra Singh,Vishvakarma, Santosh Kumar, 2024, Configurable Multi-Port Memory Architecture for High-Speed Data Communication

Document

Open

Share

Source

Articles recommended by ES/IODE AI

Batoclimab as induction and maintenance therapy in patients with myasthenia gravis: rationale and study design of a phase 3 clinical trial
gravis myasthenia study clinical phase baseline improvement mg-adl 340 week trial placebo period mg maintenance qw